## **ECE 551**

# Homework #2

Due: Mon Oct 4th @ 11:55PM

Please Note: For this homework, you must:

• Use <u>informative</u> module/signal/port names.

1) (20pts) Dataflow (RTL) warmup...a 16-bit left shifter/rotator. Using dataflow/RTL verilog implement a shifter/rotator (lshift\_rot.sv) capable of performing left shifts or rotates on a 16-bit input (src[15:0]). The shift amount can be anywhere from 0 to 15-bits, and is specified by a 4-bit input (amt[3:0]). The result goes to a signal called res[15:0]. You are not allowed to use the << or <<< operator. Write a testbench (lshift\_rot\_tb.sv) to verify its operation. This testbench should be self-checking. (Please ensure reasonably comprehensive coverage with stimulus. i.e. cover multiple 16-bit quantities for both shifts and rotates and for multiple shift amounts).

| Signal Name: | Dir: | <b>Description:</b> |
|--------------|------|---------------------|
| src[15:0]    | in   | Input vector to be  |
|              |      | shifted/rotated     |
| rot          | in   | If asserted rotate  |
|              |      | instead of shift    |
| amt[3:0]     | in   | Specifies shift     |
|              |      | amount 0 to 15      |
| res[15:0]    | out  | Result of shift     |

#### **Submit:**

**lshift\_rot.sv** → verilog of shifter **lshift\_rot\_tb.sv** → testbench **lshift\_waves.jpg** → capture of waveforms from your testbench proving you ran it.

This problem started as in class exercise (Ex06) on Weds Sept 22nd

2) (20pts) See exercise06 for more detailed description.

| Signal:      | Dir: | Description:                        |
|--------------|------|-------------------------------------|
| error[11:0]  | in   | 12-bit signed error term MEMs gyro. |
| P_term[13:0] | out  | 14-bit signed P component of PID    |
|              |      | controller                          |

The name of the file should be *P\_term.sv*. The P\_COEFF should be declared as a localparam and its value should be set to 5'h8. Keep in mind creating a signed multiply in verilog does not happen by default. To make a multiply signed both signals being multiplied have to be of type signed, and the result the product is assigned into has to be of type signed.



Write a test bench (*P\_term\_tb.v*) and instantiate the module. Apply several values to the inputs that would saturate both positive and negative and not saturate. The testbench should be self-checking.

### Submit to the dropbox

- a) P term.sv
- b) P\_term\_tb.sv
- c) **P\_term\_waves.png** (or JPG) that shows you simulated.

### 3) (20 pts)

No exercise for this problem...do on your own

a. Below is the implementation of a D-latch.

```
module latch(d,clk,q);
input d, clk;
output reg q;

always @(clk)
   if (clk)
    q <= d;

endmodule</pre>
```

Is this code correct? If so why does it correctly infer and model a latch? If not, what is wrong with it?

### Submit to the dropbox a single file called HW2\_prob4.sv

- a. The comments should answer the questions about the latch posed above.
- b. The file should contain the model of a D-FF with an active low synchronous reset.
- c. The file should contain the model of a D-FF with asynchronous active low reset and an active high enable.
- d. The file should contain the model of a SR FF with **active low asynchronous** reset. SR meaning it has a S input that will set the flop, and a R input that will reset the flop, and it maintains state if neither S or R are high. It also has active low async reset. This is a handy style flop that we will use frequently.
- e. I would like you to use the **always\_ff** construct of System Verilog. The file should contain (as comments) the answer to this question: Does the use of the **always\_ff** construct ensure the logic will infer a flop? Looking for a little more than a simple yes/no answer

#### This problem started as in class exercise (Ex08) on Mon Sept 27<sup>th</sup>

#### 4) (25 pts) **I\_term\_DP.sv**

See Exercise08 for more detailed description.



| Signal:      | Dir: | Description:                                                      |
|--------------|------|-------------------------------------------------------------------|
| clk, rst_n   | in   | System clock and asynch active low reset                          |
| err_vld      | in   | A new error signal is valid and should be accumulated into I_term |
| moving       | in   | The Knight is moving so PID should be active                      |
| err_sat[9:0] | in   | The error of the course (heading – desired_heading)               |
| I_term[8:0]  | out  | The I_term for eventual use in PID control                        |

## Submit to the dropbox

- a) I\_term.sv
- b) I\_term\_tb.sv
- c) **I\_term\_waves.png** (or JPG) that shows you simulated.

This problem started as in class exercise (Ex09) on Fri Oct 1st

## 5) (35 pts) PWM11 & mtr\_drv

See Exercise09 for detailed description.

### Submit to the dropbox

- a) PWM11.sv
- b) PWM11\_tb.sv
- c) Screen grabs of waveforms or some proof you actually ran your testbench
- d) MtrDrv.sv
- e) MtrDrv tb.sv
- f) Screen grabs of waveforms or some proof you actually ran your testbench.